```
content of $50: 0000 0000 0000 0000 0000 0000 0100 0111
     FACT: addi $sp, $sp, 8 -8
2.
                                      (10) 16.
          sw $ra, 4($sp)
                                      00010000
          sw $a0, 0($sp)
         add $s0, $0, $a0
          slti $t0, $a0, 2
          beg $t0, $0, L1
         -mul $v0, $s0, $v0 addi $v., $0, 1
          addi $sp, $sp, (-8) 8.
          jr $ra
     L1: addi $a0, $a0, -1
          jal FACT
          addi $v0, $0, 1
          lw $a0, 4($sp)
          lw $ra, (0($sp)
          addi $sp, $sp, (-8) 8 = mul $vo,$00, $vo
          jr $ra
                  to to to
                                              32+2
```

16 \$50, 2(\$to). (47)16 = (0/000|11)2

lui \$to, 3840

then funct is sub.

2) R-type instruction

1) => 5nb \$t1, \$t2, \$t2

4. Iw I-type 23 H \$S1 17, \$S2 18. op \$S1 \$\$2 -32 1) 234 17 18 -32. → |0000 | 1000 | 1|111 | 1111 | 10000 2) I-type 5. 32-5 bits 128-7 bits. 1, for R-type. rs, rt, rd now needs 3x7 = 21 bits. shant op - funct remain 5+6+6 = 17 bits. so it needs 2/+17=38 bits. 2) for I-type rs, rt needs 2x7=14 bits. op, constant or address needs 16+6=22 bits. 14+22=36 bits. 6. 64-6 bies. () op rs rt constant or address 6 bits 6 bits 6 bits 6 bits -213~213-1 when 32 register, relative address has range 0~2th 64 register only has range  $0.2^{14}$  relative address 2) ho impact. ir: R-type

7.  $O_{x}|_{000}$ F400 = 000000 00000 01000 0110| 00000 |0|0|0/0  $\sim$   $O_{x}|_{000}$ F404: 000|0| 0110 | 00000 00000 000001  $\sim$ 

0×10005414:00001010000 0000 00001111 00000000

0x1000F418: --.

```
8.
           module memory(Readdata, Address, Writedata, MemWrite, MemRead):
               parameter width=32;
               parameter addr_width=32;
               output[width-1:0] Readdata;
               input[width-1:0] Writedata;
               input[addr_width-1:0] Address;
               input MemWrite, MemRead;
               reg[width-1:0] Readdata;
               reg[width-1:0] memory[100:0];
       0
               always@(posedge MemWrite or posedge MemRead or posedge Address)begin
       0
                   if (MemWrite) begin
       0
                       memory[Address][31:0]=Writedata[31:0];
       0
                       Readdata=0;
                   end
       0
                   if (MemRead) begin
                      Readdata[31:0]=memory[Address][31:0];
                   end
               end
           endmodule
```

|                           |          |          |          |          |          |          |          |          | 800,000 n |
|---------------------------|----------|----------|----------|----------|----------|----------|----------|----------|-----------|
| Name                      | Value    | 0 ns     | 100 ns   | 200 ns   | 300 ns   | 400 ns   | 500 ns   | 600 ns   | 700 ns    |
| > <b>W</b> Readdate[31:0] | ZZZZZZZZ |          |          |          | ZZZ      | ZZZZZ    |          |          |           |
| > <b>W</b> Address[31:0]  | 00000017 | 0000001a | 00000021 | 00000017 | 0000001a | 00000021 |          | 00000017 |           |
| > Writedata[31:0]         | 00000000 | 0000004d | 00000050 | 00000028 | Å        |          | 00000000 |          | ,         |
| MemWrite                  | 0        |          |          |          |          |          |          |          |           |
| ₩ MemRead                 | 1        |          |          |          |          |          |          |          |           |
| <b>™</b> Readdata         | 0        |          |          |          |          |          |          |          |           |
|                           |          |          |          |          |          |          |          |          |           |
|                           |          |          |          |          |          |          |          |          |           |

```
23 🖕 module alu(Ainvert, Bnegate, Result, Operation, a, b, clk, Overflow);
     input Ainvert, Bnegate, clk;
24
      input[1:0]Operation;
25
     input[31:0]a,b;
26
     output[31:0]Result;
27
28
     output Overflow;
29
   reg[32:0] op_overflow;
    reg[31:0] Result;
30
   reg[31:0] A, B;
31
32 reg Overflow;
33 🖨 always@(posedge clk)begin
         Result='bz;
34
         if (Operation==0) begin
35 □
              Result=a&b;
36
37 🖨
         end
38 🖨
         if(Operation==1)begin
              Result=a|b;
39 !
40 🛆
         end
41 🖵
         if (Operation==2) begin
42 <del>-</del>
              if(a<b) Result=1;
43 ⊜
              else Result=0;
44 🗀
         end
45 <del>-</del>
         if(Operation==3)begin
              A=a;
46
              B=b;
47
              if(Ainvert) A=-a;
48
              if(Bnegate) B=-b;
49
              op_overflow=A+B;
50
51
              Result=op_overflow;
              if(op_overflow[32]==0) Overflow=0;
52 □
              else Overflow=1:
53 🛆
```

| Executable File Header |                |                                      |
|------------------------|----------------|--------------------------------------|
|                        | Text size      | Ox 440.                              |
|                        | Pata Size      | 0x 90.                               |
| Text Segment           | Adress         | Instruction                          |
| J                      | 0,0040000      | lui \$ at, 0 ~ 10000000              |
|                        | 0x00400004     | ori \$00, \$0t, 0x/000000            |
|                        |                | _ ~ `                                |
|                        | 0x00400140     | sw \$a0,8040(\$gp)<br>imp 0x04002 CO |
|                        | 0x00400144     | imp 0x 04002 CO                      |
|                        | `              | J                                    |
|                        | 0x004002C0     | jal 0x04000000                       |
|                        | \ \-           | ` ` `                                |
| Dotta Segment          | Adres          |                                      |
| J                      | ()x   000 0000 | ( ) ( )                              |
|                        |                |                                      |
|                        | 0×10000040     |                                      |
|                        |                |                                      |